The Embedded I/O Company



# **TPMC151**

# 4 Channel Resolver or LVDT/RVDT-to-Digital Converter

Version 1.0

# **User Manual**

Issue 1.0.3 January 2025

TEWS TECHNOLOGIES GmbH Am Bahnhof 7, 25469 Halstenbek, Germany Phone: +49 (0) 4101 4058 0 info@tews.com www.tews.com



#### TPMC151-10R

4 Channel Resolver or LVDT/RVDT-to-Digital Converter

(RoHS compliant)

#### **TPMC151-20R**

2 Channel Resolver or LVDT/RVDT-to-Digital Converter, 2 Channel Synchro-to-Digital Converter

(RoHS compliant)

This document contains information, which is proprietary to TEWS TECHNOLOGIES GmbH. Any reproduction without written permission is forbidden.

TEWS TECHNOLOGIES GmbH has made any effort to ensure that this manual is accurate and complete. However, TEWS TECHNOLOGIES GmbH reserves the right to change the product described in this document at any time without notice.

TEWS TECHNOLOGIES GmbH is not liable for any damage arising out of the application or use of the device described herein.

©2025 by TEWS TECHNOLOGIES GmbH

All trademarks mentioned are property of their respective owners.



| Issue | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Date         |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| 1.0.0 | Initial issue                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | January 2024 |
| 1.0.1 | Added -20R variant                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | May 2024     |
| 1.0.2 | Changed I/O connector to 50-pin MDR type                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | August 2024  |
| 1.0.3 | <ul> <li>Added LOF CTRL bits to the Global Control Register to<br/>allow excitation input frequencies down to 400 Hz for all<br/>sensor types</li> <li>Clarified ANGLE STROKE values for LVDT, and added<br/>"6.1 Transfer Function" for further clarification</li> <li>Clarified the Combined Status Register Channel function</li> <li>Clarified the valid Input Ranges for RDC / LVDT and<br/>Synchro</li> <li>Clarified Ring Buffer function</li> <li>Clarified BUF DONE, CLIP, LOS and QUAD interrupts</li> </ul> | January 2025 |



# **Table of Contents**

| 1 | PRO       | DUCT DESCRIPTION                                     | 8        |
|---|-----------|------------------------------------------------------|----------|
| 2 | TEC       | HNICAL SPECIFICATION                                 | 9        |
| 3 | HAN       | NDLING AND OPERATION INSTRUCTIONS                    |          |
|   | 3.1       | ESD Protection                                       |          |
|   | 3.2       | Power Dissipation                                    |          |
| Л | TED       |                                                      | 12       |
| 4 |           |                                                      |          |
|   | 4.1       | Register Bit Access Types                            |          |
|   | 4.2       |                                                      |          |
|   | 4.3       | Glossary                                             | 12       |
| 5 | PCI       | INTERFACE                                            |          |
|   | 5.1       | PCI Identifiers                                      | 13       |
|   | 5.2       | PCI Base Address Register Configuration              | 13       |
|   | 5.3       | Internal Registers                                   | 13       |
|   | 5.3.      | .1 Register Map                                      | 13       |
|   | 5.3.      | 0.2 Register Description                             |          |
|   | 5.<br>5 1 | 3.2.1 Channel [X] Excitation Register                | 15       |
|   | 5.3       | 3.2.3 Channel [x] Data Register with Velocity        |          |
|   | 5.3       | 3.2.4 Channel [x] Data Register with Sample Index    |          |
|   | 5.3       | 3.2.5 Combined Data Register Channel 2 & 1 / 4 & 3   | 17       |
|   | 5.3       | 3.2.6 Combined Status Register Channel 2 & 1 / 4 & 3 |          |
|   | 5.        | 3.2.7 AFE Control Register                           |          |
|   | 5.<br>5.1 | 3.2.0 AFE Status Register                            |          |
|   | 5.3       | 3.2.10 Channel [x] Ring Buffer Control Register      |          |
|   | 5.3       | 3.2.11 Channel [x] Ring Buffer Status Register       | 22       |
|   | 5.3       | 3.2.12 Channel [x] Ring Buffer Data Register         | 22       |
|   | 5.3       | 3.2.13 Global Registers                              |          |
|   | ;         | 5.3.2.13.1 Global Control Register                   | 23       |
|   | į         | 5.3.2.13.3 Interrupt Enable Register                 |          |
|   | Į         | 5.3.2.13.4 Interrupt Status Register                 | 25       |
|   | ļ         | 5.3.2.13.5 Interval Timer Control Register           | 26       |
|   | {         | 5.3.2.13.6 Interval Timer Preload Register           |          |
|   |           | 5.3.2.13.7 Interval Timer Data Register              |          |
|   | ļ         | 5.3.2.13.9 Scratchpad Register                       |          |
|   | Į         | 5.3.2.13.10 Firmware Identification Register         | 27       |
| 6 | FUN       | ICTIONAL DESCRIPTION                                 |          |
|   | 6.1       | Transfer Function                                    |          |
|   | 6.2       | Resolver                                             |          |
|   | 6.2.      | .1 Resolver Wiring Modes                             |          |
|   | 6.2.      | .2 Design Procedure for Resolver                     | 29       |
|   | 6.3       | LVDT                                                 | 29       |
|   | 6.3.      | 0.1 LVDT Wiring Modes                                |          |
|   | 6.<br>6   | 3.1.1 Dillerential Wiring                            | 30<br>20 |
|   | 6.3       | .2 Design Procedure for LVDT                         |          |
|   | 6.4       | Synchro                                              | 32       |



|   | 6.4. | .1 Synchro Wiring Modes            |    |
|---|------|------------------------------------|----|
|   | 6.4. | .2 Design Procedure for Synchro    |    |
|   | 6.5  | Interval Timer                     |    |
|   | 6.6  | Ring Buffer                        | 34 |
| 7 | PIN  | ASSIGNMENT – I/O CONNECTOR         |    |
|   | 7.1  | Maximum Voltage Ratings            | 35 |
|   | 7.2  | Front Panel I/O Connector          | 35 |
|   | 7.3  | TPMC151-10R Front Panel I/O Pinout |    |
|   | 7.4  | TPMC151-20R Front Panel I/O Pinout | 37 |



# List of Figures

| FIGURE 1-1 : BLOCK DIAGRAM TPMC151-10R                                      | 8  |
|-----------------------------------------------------------------------------|----|
| FIGURE 6-1 : RESOLVER WIRING WITH EXTERNAL AND INTERNAL EXCITATION          |    |
| FIGURE 6-2 : LVDT DIFFERENTIAL WIRING WITH EXTERNAL AND INTERNAL EXCITATION | 30 |
| FIGURE 6-3 : LVDT 5-WIRE AND 6-WIRE RATIOMETRIC WIRING EXAMPLES             | 30 |
| FIGURE 6-4 : SYNCHRO WIRING WITH EXTERNAL EXCITATION                        | 32 |
| FIGURE 7-1 : FRONT PANEL I/O CONNECTOR PIN NUMBERING                        | 35 |

# **List of Tables**

| TABLE 2-1 : TECHNICAL SPECIFICATION                        | 10 |
|------------------------------------------------------------|----|
| TABLE 5-1 : PCI IDENTIFIERS                                | 13 |
| TABLE 5-2 : PCI BASE ADDRESS REGISTERS                     | 13 |
| TABLE 5-3 : INTERNAL REGISTERS                             | 14 |
| TABLE 5-4 : CHANNEL [X] EXCITATION REGISTER                | 15 |
| TABLE 5-5 : CHANNEL [X] DATA REGISTER WITH STATUS          | 16 |
| TABLE 5-6 : CHANNEL [X] DATA REGISTER WITH VELOCITY        | 17 |
| TABLE 5-7 : CHANNEL [X] DATA REGISTER WITH SAMPLE INDEX    | 17 |
| TABLE 5-8 : COMBINED DATA REGISTER CHANNEL 2 & 1 / 4 & 3   | 17 |
| TABLE 5-9 : COMBINED STATUS REGISTER CHANNEL 2 & 1 / 4 & 3 | 18 |
| TABLE 5-10 : AFE CONTROL REGISTER                          | 18 |
| TABLE 5-11 : AFE STATUS REGISTER                           | 19 |
| TABLE 5-12 : INPUT RANGES                                  | 20 |
| TABLE 5-13 : INPUT RANGE REGISTER                          | 20 |
| TABLE 5-14 : CHANNEL [X] RING BUFFER CONTROL REGISTER      | 21 |
| TABLE 5-15 : CHANNEL [X] RING BUFFER STATUS REGISTER       | 22 |
| TABLE 5-16 : CHANNEL [X] RING BUFFER DATA REGISTER         | 22 |
| TABLE 5-17 : GLOBAL CONTROL REGISTER                       | 23 |
| TABLE 5-18 : STATUS REGISTER                               | 24 |
| TABLE 5-19 : INTERRUPT ENABLE REGISTER                     | 25 |
| TABLE 5-20 : INTERVAL TIMER CONTROL REGISTER               | 26 |
| TABLE 5-21 : INTERVAL TIMER PRELOAD REGISTER               | 26 |
| TABLE 5-22 : INTERVAL TIMER DATA REGISTER                  | 26 |
| TABLE 5-23 : BOARD HEALTH REGISTER                         | 27 |
| TABLE 5-24 : SCRATCHPAD REGISTER                           | 27 |
| TABLE 5-25 : FIRMWARE IDENTIFICATION REGISTER              | 27 |
| TABLE 6-1 : EXAMPLE RESOLVER DESIGN PARAMETERS             | 29 |
| TABLE 6-2 : AVAILABLE RESOLVER INPUT RANGES                | 29 |
| TABLE 6-3 : AVAILABLE LVDT INPUT RANGES                    | 31 |
| TABLE 6-4 : EXAMPLE LVDT DESIGN PARAMETERS                 | 31 |



| TABLE 6-5 : TPMC151-20R SYNCHRO INPUT RANGES                     |    |
|------------------------------------------------------------------|----|
| TABLE 6-6 : INTERVAL TIMER CLOCK PERIODS                         |    |
| TABLE 6-7 : INTERVAL TIMER TIME BASES                            |    |
| TABLE 7-1 : MAXIMUM VOLTAGE RATINGS                              | 35 |
| TABLE 7-2 : TPMC151-10R PIN ASSIGNMENT FRONT PANEL I/O CONNECTOR |    |
| TABLE 7-3 : TPMC151-20R PIN ASSIGNMENT FRONT PANEL I/O CONNECTOR |    |



# 1 **Product Description**

The TPMC151 is a standard single-width 32-bit PMC module and supports a 33 MHz / 32-bit universal (5 V / 3.3 V) PCI interface.

The TPMC151-10R provides 4 channels of Resolver or LVDT/RVDT to Digital Converter with 16-bit resolution. It accepts input signals up to 12 V<sub>RMS</sub>, with frequencies ranging from 1 kHz to 20 kHz and allows tracking rates up to  $\frac{1}{4}$  of the excitation frequency (i.e. 10 kHz -> 2500 rps). The converter provides a digital angle, respectively stroke value, and a digital velocity value. For LVDT/RVDT differential and ratiometric sensor configuration is supported.

The TPMC151 provides individual excitation outputs with software selectable excitation frequency and output voltage swing for each channel. Adjustable frequency is ranging from 1 kHz to 20 kHz and the output voltage range is 0 to 12  $V_{RMS}$  with up to 100 mA. No external power supply is required. Alternatively, an external excitation can be used.

The TPMC151-20R replaces two resolver channels with two Synchro-to-Digital Converter channels. For Synchro channels the excitation output is not available and an external excitation must be used. Synchro channels accept inputs signals up to 28  $V_{RMS}$ , with frequencies ranging from 400 Hz to 20 kHz.

All TPMC151 signals are accessible through an 50-pin MDR type front I/O connector.

Software Support (TPMC151-SW-xx) for different operating systems is available.



Figure 1-1 : Block Diagram TPMC151-10R



# 2 **Technical Specification**

| PMC Interface                  |                                                                 |  |  |
|--------------------------------|-----------------------------------------------------------------|--|--|
| Mechanical Interface           | PCI Mezzanine Card (PMC) Interface                              |  |  |
|                                | Single Size (149 mm x 74 mm)                                    |  |  |
|                                | PCI Rev. 3.0 compliant                                          |  |  |
| Electrical Interface           | 33 MHz / 32-bit PCI                                             |  |  |
|                                | 3.3 V and 5 V PCI Signaling Voltage                             |  |  |
|                                | •                                                               |  |  |
| On Board Devices               |                                                                 |  |  |
| PCI Target Chip                | Artix-7 FPGA with PCI core                                      |  |  |
| Analog Front End               | AD7606C                                                         |  |  |
|                                |                                                                 |  |  |
| I/O Interface                  |                                                                 |  |  |
| Number of Channels             | 4                                                               |  |  |
|                                | Resolver                                                        |  |  |
| Supported Sensor Configuration | LVDT/RVDT: Differential ("4-wire") and Ratiometric ("6-wire" or |  |  |
|                                | "5-wire")                                                       |  |  |
|                                | Synchro (-20R only)                                             |  |  |
| Excitation Output              | 0-12 V <sub>RMS</sub> , up to 100 mA                            |  |  |
| Excitation Output Frequency    | 1-20 kHz                                                        |  |  |
| Excitation Input               | RDC / LVDT Channels: 0-12 V <sub>RMS</sub>                      |  |  |
|                                | Synchro Channels: 0-28 V <sub>RMS</sub>                         |  |  |
| Excitation Input Frequency     | RDC / LVDT Channels: 1-20 kHz                                   |  |  |
|                                | Synchro Channels: 0.4-20 kHz                                    |  |  |
| Sonsor Input Voltago           | RDC / LVDT Channels: 0-12 V <sub>RMS</sub>                      |  |  |
| Sensor input voltage           | Synchro Channels: 0-28 V <sub>RMS</sub>                         |  |  |
| Posolution                     | Angle/Stroke: 16-Bit                                            |  |  |
| Resolution                     | Velocity: 14-Bit                                                |  |  |
| Tracking Rate                  | 1/4 Excitation Frequency                                        |  |  |
|                                | RDC: Up to 1.5 arcmin                                           |  |  |
| Acouracy                       | RDC Velocity: Up to ±0.5 %                                      |  |  |
| Accuracy                       | LVDT/RVDT: Up to ±0.06 %                                        |  |  |
|                                | Synchro: Up to 4 arcmin                                         |  |  |
|                                |                                                                 |  |  |



| Physical Data      |                                                                                                                                                                                                                |                |  |  |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--|--|
| Power Requirements | 180 mA typical @ +5V (no load on Excitation Outputs)<br>600 mA @ +5V (All 4 EXC outputs driving 3 Value @ 20 mA)                                                                                               |                |  |  |
|                    | 1800 mA $@$ +5V (All 4 EXC outputs driving 12 V <sub>RMS</sub> $@$ 80 mA)                                                                                                                                      |                |  |  |
| Tomporaturo Pango  | Operating                                                                                                                                                                                                      | -40°C to +85°C |  |  |
|                    | Storage                                                                                                                                                                                                        | -40°C to +85°C |  |  |
|                    | TPMC151-10R: 682000 h                                                                                                                                                                                          |                |  |  |
|                    | TPMC151-20R: 463000 h                                                                                                                                                                                          |                |  |  |
| MTBF               | MTBF values shown are based on calculation according to MIL-HDBK-217F and MIL-HDBK-217F Notice 2; Environment: $G_B 20^{\circ}C$ .                                                                             |                |  |  |
|                    | The MTBF calculation is based on component FIT rates provided by the component suppliers. If FIT rates are not available, MIL-HDBK-217F and MIL-HDBK-217F Notice 2 formulas are used for FIT rate calculation. |                |  |  |
| Humidity           | 5 – 95 % non-condensing                                                                                                                                                                                        |                |  |  |
| Weight             | 73 g                                                                                                                                                                                                           |                |  |  |

Table 2-1 : Technical Specification



# 3 Handling and Operation Instructions

# **3.1 ESD Protection**



This PMC module is sensitive to static electricity. Packing, unpacking and all other module handling has to be done with appropriate care.

# **3.2 Power Dissipation**



When using the excitation output, this PMC module requires adequate forced air cooling!



# 4 Terms and Definitions

# 4.1 Register Bit Access Types

| Register Bit Access<br>Type |            | Description                                                                                                  |
|-----------------------------|------------|--------------------------------------------------------------------------------------------------------------|
| R                           | Read       | The bit is readable by software                                                                              |
| R/W                         | Read/Write | The bit is readable and writeable by software                                                                |
| R/C                         | Read/Clear | The bit is readable by software<br>The bit is set by firmware<br>Software may clear the bit by writing a '1' |
| R/S                         | Read/Set   | The bit is readable by software<br>Software may set this bit to '1'<br>The bit is cleared by firmware        |

When reading reserved register bits, the read value is undefined. For future software compatibility: For register write access, reserved bits shall be written '0'.

### **4.2 Style Conventions**

Hexadecimal characters are specified with prefix 0x (i.e. 0x029E).

For signals on hardware products, "Active Low" is represented by the signal name with an added # (i.e. IP\_RESET#).

# 4.3 Glossary

- AFE Analog Front End
- LVDT Linear Variable Differential Transformer
- RDC Resolver to Digital Converter. Throughout this document "RDC" is used as "Resolver or LVDT/RVDTto-Digital Converter"
- RVDT Rotary Variable Differential Transformer. Since RVDTs works according to the same principle as LVDTs, through this document "LVDT" means "LVDT and/or RVDT"



# 5 PCI Interface

## **5.1 PCI Identifiers**

| Vendor-ID           | 0x1498 (TEWS Technologies)              |  |
|---------------------|-----------------------------------------|--|
| Device-ID           | 0x0097 (TPMC151)                        |  |
| Class Code          | 0x118000 (Other data acquisition/signal |  |
|                     | processing controllers)                 |  |
| Subsystem Vendor-ID | 0x1498 (TEWS Technologies)              |  |
| Subsystem Device-ID | 0x000A (TPMC151-10R)                    |  |
|                     | 0x0014 (TPMC151-20R)                    |  |

Table 5-1 : PCI Identifiers

# 5.2 PCI Base Address Register Configuration

| PCI Base Address Register<br>(Offset in PCI<br>Configuration Space) | PCI<br>Space<br>Mapping | Size<br>(Byte) | Port<br>Width<br>(Bit) | Endian<br>Mode | Description        |
|---------------------------------------------------------------------|-------------------------|----------------|------------------------|----------------|--------------------|
| 0 (0x10)                                                            | MEM                     | 512            | 32                     | Little         | Internal Registers |

Table 5-2 : PCI Base Address Registers

## **5.3 Internal Registers**

Addresses and register bits marked as "reserved" should be written as '0'. Read values can be arbitrary and should not be relied upon.

#### 5.3.1 Register Map

| PCI Base Address<br>Register 0 Offset | Description                               | Size<br>(Bit) |
|---------------------------------------|-------------------------------------------|---------------|
| 0x000                                 | Channel 1 Excitation Register             | 32            |
| 0x004                                 | Channel 1 Data Register with Status       | 32            |
| 0x008                                 | Channel 1 Data Register with Velocity     | 32            |
| 0x00C                                 | Channel 1 Data Register with Sample Index | 32            |
| 0x010-0x01C                           | Channel 2 (same as for Channel 1)         | 4x32          |
| 0x020-0x02C                           | Channel 3 (same as for Channel 1)         | 4x32          |
| 0x030-0x03C                           | Channel 4 (same as for Channel 1)         | 4x32          |
| 0x040                                 | Combined Data Register 2 & 1              | 32            |
| 0x044                                 | Combined Status Register 2 & 1            | 32            |
| 0x048                                 | Combined Data Register 4 & 3              | 32            |
| 0x04C                                 | Combined Status Register 4 & 3            | 32            |
| 0x050                                 | AFE Control                               | 32            |
| 0x054                                 | AFE Status                                | 32            |



| PCI Base Address<br>Register 0 Offset | Description                            | Size<br>(Bit) |
|---------------------------------------|----------------------------------------|---------------|
| 0x058                                 | Input Range Register                   | 32            |
| 0x05C-0x07C                           | reserved                               | -             |
| 0x80                                  | Channel 1 Ring Buffer Control Register | 32            |
| 0x84                                  | Channel 1 Ring Buffer Status Register  | 32            |
| 0x88                                  | Channel 1 Ring Buffer Data Register    | 32            |
| 0x8C                                  | reserved                               | 32            |
| 0x090-0x09C                           | Channel 2 (same as for Channel 1)      | 4x32          |
| 0x0A0-0x0AC                           | Channel 3 (same as for Channel 1)      | 4x32          |
| 0x0B0-0x0BC                           | Channel 4 (same as for Channel 1)      | 4x32          |
|                                       | Global Registers                       |               |
| 0x0C0                                 | Global Control Register                | 32            |
| 0x0C4                                 | Status Register                        | 32            |
| 0x0C8                                 | Interrupt Enable Register              | 32            |
| 0x0CC                                 | Interrupt Status Register              | 32            |
| 0x0D0-0x0DC                           | reserved                               | -             |
| 0x0E0                                 | Interval Timer Control Register        | 32            |
| 0x0E4                                 | Interval Timer Preload Register        | 32            |
| 0x0E8                                 | Interval Timer Data Register           | 32            |
| 0x0EC                                 | reserved                               | -             |
| 0x0F0                                 | reserved                               | -             |
| 0x0F4                                 | Board Health Register                  | 32            |
| 0x0F8                                 | Scratchpad Register                    | 32            |
| 0x0FC                                 | Firmware Version Register              | 32            |
| 0x100-0x1FC                           | reserved                               | -             |

| Table 5-3 : | Internal | Registers |
|-------------|----------|-----------|
|-------------|----------|-----------|



#### 5.3.2 Register Description

Most registers described here are individual for each sensor. These are readily identifiable by a tailing "[x]".

| Bit   | Symbol      | Description                                                                                                                                                                                                                                                      | Access | Reset<br>Value |
|-------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------|
| 31:16 | EXC<br>FREQ | Excitation Frequency<br>The Excitation Frequency on the x_EXC_OUT pins will be<br>this value in Hz.                                                                                                                                                              | R/W    | 0x0000         |
|       |             | (=20 kHz)                                                                                                                                                                                                                                                        |        |                |
| 15:8  | EXC<br>VOLT | Excitation Voltage<br>The Excitation Voltage (the differential voltage between the<br>[x]_EXC_OUT+ and [x]_EXC_OUT- pins) will be this value<br>x 0,05 V <sub>RMS</sub> .<br>Useful values are from 0x28 (= 2 V <sub>RMS</sub> ) to 0xF0 (=12 V <sub>RMS</sub> ) | R/W    | 0x00           |
| 7:1   | -           | Reserved                                                                                                                                                                                                                                                         | -      | 0              |
| 0     | EXC<br>ENA  | Excitation Enable<br>Set to '1' to enable the Excitation.<br>This enables the frequency generation and the output<br>amplifier.<br>This bit is automatically reset when AMP OT event was<br>registered.                                                          | R/W    | 0              |

#### 5.3.2.1 Channel [x] Excitation Register

Table 5-4 : Channel [x] Excitation Register

#### 5.3.2.2 Channel [x] Data Register with Status

The status bits in this register represent the actual status valid for the ANGLE STROKE value in this register. Status bits may be short-lived and volatile. To provide a way to catch intermittent states the "Status Register" provides mirrors of most of the status bits that are "sticky", since they are latched until reset.

| Bit   | Symbol       | Description                                                                                                                                                                                                                                                                                                                                                                                                                 | Access | Reset<br>Value |
|-------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------|
| 31:25 | -            | Reserved, always reads as '0'                                                                                                                                                                                                                                                                                                                                                                                               | -      | 0              |
| 24    | AMP<br>OT    | <ul> <li>'1' = Excitation Output Overtemperature Flag</li> <li>The excitation amplifier signaled an overtemperature condition. This resets the EXC ENA bit in the "Channel [x]</li> <li>Excitation Register", so the excitation output is disabled.</li> <li>This bit is cleared when the excitation is enabled again.</li> <li>Persisting overtemperature conditions will set this bit immediately back to '1'.</li> </ul> |        | 0              |
| 23    | INIT<br>DONE | '1' = RDC initialization done & output data is valid                                                                                                                                                                                                                                                                                                                                                                        | R      | 0              |
| 22    | LOF          | <ul><li>'1' = RDC entered low frequency mode</li><li>This bit is set when the Excitation frequency is lower than 4 kHz</li></ul>                                                                                                                                                                                                                                                                                            | R      | 0              |



| Bit  | Symbol          | Description                                                                                                                                                                                                                                                                                                                                                                   | Access | Reset<br>Value |
|------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------|
| 21   | EXC<br>HIGH     | '1' = Excitation Frequency too high,<br>$f_{EXC} > 20 \text{ kHz}$<br>If this bit is set while EXC LOW is also set, then the<br>frequency is within limits, but not stable                                                                                                                                                                                                    |        | 0              |
| 20   | EXC<br>LOW      | '1' = Excitation Frequency too low<br>$f_{EXC} < 400$ Hz when LOF CTRLx is set to '1'or $f_{EXC} < 1$ kHz in<br>all other modes.<br>If this bit is set while EXC HIGH is also set, then the<br>frequency is within limits, but not stable                                                                                                                                     | R 0    |                |
| 19   | CLIP<br>COS     | <ul> <li>P '1' = COS Clipping</li> <li>S Clipping is position dependent</li> <li>While this bit is '1', neither the Angle/Stroke, nor the Velocity value are valid.</li> </ul>                                                                                                                                                                                                |        | 0              |
| 18   | CLIP<br>SIN     | '1' = SIN Clipping<br>Clipping is position dependent<br>While this bit is '1', neither the Angle/Stroke, nor the Velocity<br>value are valid.                                                                                                                                                                                                                                 | R      | 0              |
| 17   | LOS             | S '1' = SIN/COS Loss-of-Signal<br>This bit is set when the sum of the SIN and COS signal is<br>below 1/16 of the selected input range. I.e. with the<br>7,07 V <sub>RMS</sub> input range selected this bit is set when the sum<br>is below 0,44 V.<br>This bit does not necessarily invalidate the Angle/Stroke or<br>Velocity, but signals that performance may be degraded |        | 0              |
| 16   | QUAD            | <ul> <li>'1' = Quadrant-Detection Error</li> <li>Possible causes are: <ul> <li>180° jump</li> <li>Excessive rotation speed</li> <li>Excessive offsets</li> <li>Excessive phase shifts (&gt; 45°)</li> </ul> </li> <li>While this bit is '1', neither the Angle/Stroke, nor the Velocity value are valid.</li> </ul>                                                           | R      | 0              |
| 15:0 | ANGLE<br>STROKE | RDC & Synchro: Angle as unsigned value: LSB = $360^{\circ}/2^{16}$<br>LVDT modes: Stroke as signed value: LSB = $\pm 100\%/2^{15}$<br>See "6.1 Transfer Function" for details                                                                                                                                                                                                 | R      | 0              |

Table 5-5 : Channel [x] Data Register with Status



#### 5.3.2.3 Channel [x] Data Register with Velocity

This register contains the angle or stroke value, with the velocity and the status bits that, when set, would invalidate the angle/stoke/velocity data.

| Bit   | Symbol          | Description                                                                                                                                                                   | Access | Reset<br>Value |
|-------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------|
| 31    | CLIP            | SIN/COS Clipping<br>An OR of the CLIP COS & CLIP SIN status bits in the<br>"Channel [x] Data Register with Status"                                                            | R      | 0              |
| 30    | QUAD            | Quadrant-Detection Error<br>As in "Channel [x] Data Register with Status"                                                                                                     | R      | 0              |
| 29:16 | VEL             | Only valid for resolver<br>Velocity Output in rps as signed value                                                                                                             | R      | 0              |
| 15:0  | ANGLE<br>STROKE | RDC & Synchro: Angle as unsigned value: LSB = $360^{\circ}/2^{16}$<br>LVDT modes: Stroke as signed value: LSB = $\pm 100\%/2^{15}$<br>See "6.1 Transfer Function" for details | R      | 0              |

 Table 5-6 : Channel [x] Data Register with Velocity

#### 5.3.2.4 Channel [x] Data Register with Sample Index

| Bit   | Symbol          | Description                                                                                                                                                                                                                                                                                          | Access | Reset<br>Value |
|-------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------|
| 31:16 | SAMIDX          | Sample count index, useful for time-based evaluation of data values, especially for LVDT sensors. SAMIDX is a counter that increments by 1 for each sample, and wraps around to zero after reaching the maximum value.<br>The sample rate is 4.88 µs (or every 19.53 µs when in low frequency mode). |        | 0              |
| 15:0  | ANGLE<br>STROKE | RDC & Synchro: Angle as unsigned value: LSB = $360^{\circ}/2^{16}$<br>LVDT modes: Stroke as signed value: LSB = $\pm 100\%/2^{15}$<br>See "6.1 Transfer Function" for details                                                                                                                        | R      | 0              |

Table 5-7 : Channel [x] Data Register with Sample Index

#### 5.3.2.5 Combined Data Register Channel 2 & 1 / 4 & 3

This register allows to read the data of two channels in a single access. This can be useful e.g. to read the angle of a multiturn resolver.

This register is available for Channel 2 & Channel 1 and for Channel 4 & Channel 3.

| Bit   | Symbol          | Description                                                                                                                                                                   | Access | Reset<br>Value |
|-------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------|
| 31:16 | ANGLE<br>STROKE | RDC & Synchro: Angle as unsigned value: LSB = $360^{\circ}/2^{16}$<br>LVDT modes: Stroke as signed value: LSB = $\pm 100\%/2^{15}$                                            | R      | 0              |
| 15:0  | ANGLE<br>STROKE | RDC & Synchro: Angle as unsigned value: LSB = $360^{\circ}/2^{16}$<br>LVDT modes: Stroke as signed value: LSB = $\pm 100\%/2^{15}$<br>See "6.1 Transfer Function" for details | R      | 0              |

Table 5-8 : Combined Data Register Channel 2 & 1 / 4 & 3



#### 5.3.2.6 Combined Status Register Channel 2 & 1 / 4 & 3

This register allows to read the status of two channels in a single access. This can be useful e.g. to read the status of a multiturn resolver.

To ensure that a valid status for an associated Combined Data Register can be read, the status is latched when the Combined Data Register is read.

This register is available for Channel 2 & Channel 1 and for Channel 4 & Channel 3.

| Bit   | Symbol | Description                                                                                       | Access | Reset<br>Value |
|-------|--------|---------------------------------------------------------------------------------------------------|--------|----------------|
| 31:16 | STATUS | This is a latched mirror of the bits [31:16] of the "Output Register with Status" for Channel 2/4 | R      | 0              |
| 15:0  | STATUS | This is a latched mirror of the bits [31:16] of the "Output Register with Status" for Channel 1/3 | R      | 0              |

Table 5-9 : Combined Status Register Channel 2 & 1 / 4 & 3

#### 5.3.2.7 AFE Control Register

Analog Front End (AFE) Control Register.

| Bit  | Symbol              | Description                                                                                                                                                                                                                                         | Access | Reset<br>Value |
|------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------|
| 31:3 | -                   | Reserved                                                                                                                                                                                                                                            | -      | 0              |
| 2    | AFE<br>SET<br>RANGE | Command: Set AFE Inputs Ranges<br>Write '1' to transfer the "Input Range Register" to the AFE.<br>Conversions will continue, observe "AFE BUSY" in the<br>"AFE Status Register" for completion of this command.<br>Self-clearing bit, reads as '0'. | R/W    | 0              |
| 1    | -                   | Reserved                                                                                                                                                                                                                                            | -      | 0              |
| 0    | AFE<br>RESET        | Software Reset<br>Write '1' to reset the AFE. This is a full reset to power-up<br>default settings, including the AFE INIT. The reset status<br>can be observed in the "AFE Status Register".<br>Self-clearing bit, reads as '0'.                   | R/W    | 0              |

Table 5-10 : AFE Control Register



#### 5.3.2.8 AFE Status Register

| Bit  | Symbol      | Description                                                                                                                                                                                                                                                                                                                                                                                                                        | Access | Reset<br>Value |
|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------|
| 31:8 | -           | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                           | -      | 0              |
| 2    | AFE<br>INIT | At startup the AFE initializes itself from a PROM.<br>'1' = Initialization done, AFE is operational<br>'0' = Initialization pending                                                                                                                                                                                                                                                                                                | R      | 0              |
| 1    | AFE<br>BUSY | <ul> <li>AFE Access is in progress.</li> <li>At startup this bit indicates a running AFE initialization. After startup this bit indicates running "AFE Control Register" commands.</li> <li>Conversions are not interrupted, but allow this bit to return to '0' before issuing a new "AFE Control Register" command.</li> <li>'1' = AFE Initialization or AFE Access is in progress</li> <li>'0' = Idle, or converting</li> </ul> | R      | 0              |
| 0    | AFE<br>DONE | Reset Done<br>An AFE Reset is issued after startup, or through the AFE<br>RESET bit in the "AFE Control Register".<br>'1' = Reset Done<br>'0' = Device Reset pending                                                                                                                                                                                                                                                               | R      | 0              |

Table 5-11 : AFE Status Register



#### 5.3.2.9 Input Range Register

| Input Range [V <sub>RMS</sub> ] | Setting   | Valid for        |
|---------------------------------|-----------|------------------|
| 14.14 V <sub>RMS</sub>          | 1011      | RDC / LVDT       |
| 8.84 V <sub>RMS</sub>           | 1010      |                  |
| 7.07 V <sub>RMS</sub>           | 1001      |                  |
| 3.54 V <sub>RMS</sub>           | 1000      |                  |
| 28 Vrms                         | 0011      | TPMC151-20R      |
| 14 V <sub>RMS</sub>             | 0001      | Synchro-Channels |
| Reserved                        | All other | -                |

Use the values in this table for the Input Range setting:

Table 5-12 : Input Ranges

The Input Ranges in the table are the maximum voltages for a given Input Range. The sensor voltage should be lower than that, to avoid clipping. Also refer to chapter "6. Functional Description" for further details how to setup the input range.

Use the "AFE SET RANGE" command in the "AFE Control Register" to make changes to this register active.

Changing the input range may result in step changes in the angle or stroke output data. Allow these changes to settle and check the status bits before using the angle or stroke output data.

The "RANGE SINx" and "RANGE COSx" setting of a channel must be set to the same Input Range. Synchro-Channels also use the SIN/COS range settings.

| Bit   | Symbol        | Description                        | Access | Reset<br>Value |
|-------|---------------|------------------------------------|--------|----------------|
| 31:28 | RANGE<br>COS4 | Input Range for Channel 4 COS / Lb | R/W    | 1011           |
| 27:24 | RANGE<br>SIN4 | Input Range for Channel 4 SIN / La | R/W    | 1011           |
| 23:20 | RANGE<br>COS3 | Input Range for Channel 3 COS / Lb | R/W    | 1011           |
| 19:16 | RANGE<br>SIN3 | Input Range for Channel 3 SIN / La | R/W    | 1011           |
| 15:12 | RANGE<br>COS2 | Input Range for Channel 2 COS / Lb | R/W    | 1011           |
| 11:8  | RANGE<br>SIN2 | Input Range for Channel 2 SIN / La | R/W    | 1011           |
| 7:4   | RANGE<br>COS1 | Input Range for Channel 1 COS / Lb | R/W    | 1011           |
| 3:0   | RANGE<br>SIN1 | Input Range for Channel 1 SIN / La | R/W    | 1011           |

Table 5-13 : Input Range Register



#### 5.3.2.10 Channel [x] Ring Buffer Control Register

To support the measurement of singular events, the TPMC151 provides a triggerable "Ring Buffer" for each channel. When enabled, the ring buffer constantly records data values in the ring buffer. After crossing a programmable trigger value the buffer is filled up with the post trigger samples, then the recording of data values stops. After finishing the recording, the Ring Buffer can be read out. The Ring Buffer length is 4096 data samples, so read the "Channel [x] Ring Buffer Data Register" 4096 times, or as long as BUF AVAIL status bit is set.

A new sample is available every 4.88  $\mu$ s (or every 19.53  $\mu$ s when in low frequency mode). To increase the record length to a certain amount, a Data Divider is provided. The Data Divider only affects the recording, not the trigger detection. The ring buffer must be filled with at least PRE TRIG samples before a trigger is detected.

Disabling the Ring Buffer resets the internal pointers, but does not clear the Buffer itself. When the Ring Buffer is enabled, but BUF AVAIL is still '0', it is possible to read old data. When reading data while BUF AVAIL is '0', the data should be treated as stale.

| Bit   | Symbol | Description                |                     |                                                     |                                    |               | Access | Reset<br>Value |
|-------|--------|----------------------------|---------------------|-----------------------------------------------------|------------------------------------|---------------|--------|----------------|
| 31:16 | BUF    | Ring Bu                    | uffer Trig          | R/W                                                 | 0000                               |               |        |                |
|       | TRIG   | Crossir                    | ng the Tr           |                                                     |                                    |               |        |                |
| 15:4  | PRE    | Pretrigo                   | ger Cour            | nt                                                  |                                    |               | R/W    | 0000           |
|       | TRIG   | Numbe<br>crossed<br>4096 – | d. The re<br>PRE TF | a values stored befo<br>esulting number of F<br>RIG | Post-Trigger Leve                  | l is<br>es is |        |                |
| 3:2   | BUF    | Ring Bu                    | uffer Dat           | ta Divider                                          |                                    |               | R/W    | 00             |
|       | DIV    | To incre<br>be store       | ease the<br>ed:     | e recording time, on                                | ly the nth data value              | e can         |        |                |
|       |        |                            | Div                 | Store                                               | Recording Time                     |               |        |                |
|       |        |                            | 00                  | every value                                         | 20 ms                              |               |        |                |
|       |        |                            | 01                  | every 2nd value                                     | 40 ms                              |               |        |                |
|       |        |                            | 10                  | every 4th value                                     | 80 ms                              |               |        |                |
|       |        |                            | 11                  | every 8th value                                     | 160 ms                             |               |        |                |
|       |        | When i<br>quadru           | n low fre<br>pled.  | equency mode, the                                   | Recording Time is                  | -             |        |                |
| 1:0   | BUF    | Ring Bu                    | uffer Trio          | gger Edge Enable                                    |                                    |               | R/W    | 00             |
|       | EDGE   | The Rin                    | ng Buffe            | r can be triggered b                                | y low-to-high transi               | tions         |        |                |
|       |        | transitio                  | ons, or b           | oth:                                                | ver, or high-to-low                |               |        |                |
|       |        |                            | Edge                | Description                                         |                                    |               |        |                |
|       |        |                            | 00                  | Ring Buffer disab                                   | led                                |               |        |                |
|       |        |                            | 01                  | Trigger by low-to-                                  | high transitions                   |               |        |                |
|       |        |                            | 10                  | Trigger by high-to                                  | Trigger by high-to-low transitions |               |        |                |
|       |        |                            | 11                  | Both                                                |                                    |               |        |                |
|       |        |                            |                     |                                                     |                                    |               |        |                |

Table 5-14 : Channel [x] Ring Buffer Control Register



| 5.3.2.11 | Channel [x] Ring Buffer Status Register |
|----------|-----------------------------------------|
|----------|-----------------------------------------|

| Bit  | Symbol       | Description                                                                                   | Access | Reset<br>Value |
|------|--------------|-----------------------------------------------------------------------------------------------|--------|----------------|
| 31:2 | -            | Reserved                                                                                      | -      | -              |
| 1    | BUF<br>AVAIL | '1' = Data is available. Set when the recording has finished,<br>reset when all data was read | R      | 0              |
| 0    | BUF<br>TRGD  | '1' = Trigger event occurred, the Ring Buffer is filling with<br>post trigger samples         | R      | 0              |

Table 5-15 : Channel [x] Ring Buffer Status Register

#### 5.3.2.12 Channel [x] Ring Buffer Data Register

The Ring Buffer contains the angle or stroke value, the velocity and the status bits that, when set, would invalidate the angle/stoke/velocity data. This is equivalent to the "Channel [x] Data Register with Velocity".

| Bit   | Symbol          | Description                                                                                                        | Access | Reset<br>Value |
|-------|-----------------|--------------------------------------------------------------------------------------------------------------------|--------|----------------|
| 31    | CLIP            | SIN/COS Clipping<br>An OR of the CLIP COS & CLIP SIN status bits in the<br>"Channel [x] Data Register with Status" | R      | 0              |
| 30    | QUAD            | Quadrant-Detection Error<br>As in "Channel [x] Data Register with Status"                                          | R      | 0              |
| 29:16 | VEL             | Velocity<br>As in "Channel [x] Data Register with Velocity"                                                        | R      | 0              |
| 15:0  | ANGLE<br>STROKE | Resolver angle / LVDT stroke<br>As in "Channel [x] Data Register"                                                  | R      | 0              |

 Table 5-16 : Channel [x] Ring Buffer Data Register



#### 5.3.2.13 Global Registers

#### 5.3.2.13.1 Global Control Register

The channel mode is not only the selection of the sensor type, it also controls how the low frequency mode works. When the input excitation frequency is lower than 4 kHz, the TPMC151 automatically enters a low frequency mode. This is indicated by the "LOF" status bit.

The low frequency mode adapts internal filter times to the lower excitation frequency. In consequence, the reaction to angle and stroke changes is slower, and settling out step changes takes more time. When the LOF CTRLx is set to '1', this time is increased to allow the use of excitation frequencies down to 400 Hz.

All modes behave the same for input excitation frequencies above 4 kHz. Only the channels with LOF CTRLx set to '1' show the increased internal filter times in the low frequency mode. Please note that times given for the low frequency mode throughout this document must be further quadrupled when LOF CTRLx is set to '1'.

| Bit   | Symbol       | Description                                           | Access                                                                                                                          | Reset<br>Value |    |  |  |
|-------|--------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|----------------|----|--|--|
| 31:16 | -            | Reserved                                              | -                                                                                                                               | -              |    |  |  |
| 15    | LOF<br>CTRL3 | Low frequency<br>Same as below                        | mode control Channel 4                                                                                                          | R/W            | 0  |  |  |
| 14    | -            | reserved                                              |                                                                                                                                 | -              | -  |  |  |
| 13:12 | MODE4        | Mode Channel<br>Same as below                         | 4                                                                                                                               | R/W            | 00 |  |  |
| 11    | LOF<br>CTRL3 | Low frequency<br>Same as below                        | mode control Channel 3                                                                                                          | R/W            | 0  |  |  |
| 10    | -            | reserved                                              |                                                                                                                                 | -              | -  |  |  |
| 9:8   | MODE3        | Mode Channel<br>Same as below                         | Vode Channel 3<br>Same as below                                                                                                 |                |    |  |  |
| 7     | LOF<br>CTRL2 | Low frequency<br>Same as below                        | ₋ow frequency mode control Channel 2<br>Same as below                                                                           |                |    |  |  |
| 6     | -            | reserved                                              | reserved                                                                                                                        |                |    |  |  |
| 5:4   | MODE2        | Mode Channel<br>Same as below                         | Mode Channel 2<br>Same as below                                                                                                 |                |    |  |  |
| 3     | LOF<br>CTRL1 | Low frequency<br>'0' = Normal lov<br>'1' = Low freque | ow frequency mode control Channel 1<br>0' = Normal low frequency mode<br>1' = Low frequency mode for excitations down to 400 Hz |                |    |  |  |
| 2     | -            | reserved                                              |                                                                                                                                 | -              | -  |  |  |
| 1:0   | MODE1        | Mode Channel                                          | 1                                                                                                                               | R/W            | 00 |  |  |
|       |              | Mode                                                  | Description                                                                                                                     |                |    |  |  |
|       |              | 00                                                    | RDC                                                                                                                             |                |    |  |  |
|       |              | 01                                                    | Also use this MODE for Synchros                                                                                                 |                |    |  |  |
|       |              | 10                                                    | Differential LVDT (A / B)                                                                                                       |                |    |  |  |
|       |              | 11                                                    | Ratiometric LVDT (A-B / A+B)                                                                                                    |                |    |  |  |
| 1     |              |                                                       |                                                                                                                                 |                |    |  |  |

Table 5-17 : Global Control Register



#### 5.3.2.13.2 Status Register

This register provides a summary of the status bits in "Channel [x] Data Register with Status" from all four channels. It also latches the volatile status bits, allowing to catch intermediate error states. Latched bits are marked with a "R/C" access and must be reset by writing a '1' to the bit. The latched status bits in this register are used for interrupt generation. Latching is only done when the channel's INIT DONE bit is set, so that error states during the initialization are inhibited, with the AMP OT bits as exception: An interrupt will be generated when the EXC ENA bit is reset due to an overtemperature condition signaled by the excitation amplifier.

Status bits that are set back to '1' immediately after a clear indicate persisting status conditions.

Static status bits are marked with a "R" access and do not need to be reset.

| Bit   | Symbol                | Description                                                                                                                                                                                                                                                                                                                                                                    | Access | Reset<br>Value |
|-------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------|
| 31:24 | -                     | Status for Channel 4                                                                                                                                                                                                                                                                                                                                                           | -      | 0              |
| 23:16 | -                     | Status for Channel 3                                                                                                                                                                                                                                                                                                                                                           | -      | 0              |
| 15:8  | -                     | Status for Channel 2                                                                                                                                                                                                                                                                                                                                                           | -      | 0              |
| 7     | INIT<br>DONE<br>(CH1) | '1' = RDC initialization done & output is valid                                                                                                                                                                                                                                                                                                                                | R      | 0              |
| 6     | LOF<br>(CH1)          | <ul><li>'1' = RDC entered low frequency mode</li><li>This bit is set when the Excitation frequency is lower than 4 kHz</li></ul>                                                                                                                                                                                                                                               | R      | 0              |
| 5     | EXC<br>HIGH<br>(CH1)  | '1' = Excitation Frequency too high,<br>f <sub>EXC</sub> > 20 kHz                                                                                                                                                                                                                                                                                                              | R      | 0              |
| 4     | EXC<br>LOW<br>(CH1)   | '1' = Excitation Frequency too low<br>$f_{EXC} < 400$ Hz when LOF CTRLx is set to '1'<br>$f_{EXC} < 1$ kHz in all other modes.                                                                                                                                                                                                                                                 | R      | 0              |
| 3     | AMP<br>OT<br>(CH1)    | <ul><li>'1' = Excitation Output Overtemperature Flag</li><li>The excitation amplifier signaled an overtemperature condition</li></ul>                                                                                                                                                                                                                                          | R/C    | 0              |
| 2     | CLIP<br>(CH1)         | <ul> <li>'1' = A Clipping Error occurred</li> <li>This is an OR of the CLIP SIN and CLIP COS bits in the</li> <li>"Channel [x] Data Register with Status" register</li> </ul>                                                                                                                                                                                                  | R/C    | 0              |
| 1     | LOS<br>(CH1)          | '1' = A Loss-of-Signal Error occurred<br>This bit is set when the sum of the SIN and COS signal is<br>below 1/16 of the selected input range. I.e. with the<br>7,07 $V_{RMS}$ input range selected this bit is set when the sum<br>is below 0,44 V.<br>This bit does not necessarily invalidate the Angle/Stroke or<br>Velocity, but signals that performance may be degraded. | R/C    | 0              |
| 0     | QUAD<br>(CH1)         | <ul> <li>'1' = A Quadrant-Detection Error occurred</li> <li>Possible causes are:</li> <li>180° jump</li> <li>Excessive rotation speed</li> <li>Excessive offsets</li> <li>Excessive phase shifts (&gt; 45°)</li> </ul>                                                                                                                                                         | R/C    | 0              |

Table 5-18 : Status Register



#### 5.3.2.13.3 Interrupt Enable Register

For pending interrupts and interrupt acknowledge see the Interrupt Status Register. Disabling an active interrupt removes the interrupt. It is recommended to enable the CLIP, LOS and QUAD interrupts only after the channel has the INIT DONE status.

| Bit   | Symbol          | Description                                                                                                                                                                                                                      | Access | Reset<br>Value |
|-------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------|
| 31    | IRQ ACK<br>CONF | Interrupt Acknowledge Configuration<br>0 = Interrupts are acknowledged by writing '1' to the<br>appropriate bit in the "Interrupt Status Register"<br>1 = Interrupts are cleared when the "Interrupt Status<br>Register" is read | R/W    | 0              |
| 30:21 | -               | Reserved, always reads as '0'                                                                                                                                                                                                    | -      | 0              |
| 20    | TIEN            | Interval Timer Interrupt<br>An interrupt is generated when the Interval Timer<br>reaches zero                                                                                                                                    | R/W    | 0              |
| 19    | BUF DONE 4      | Ring Buffer Data recording finished IRQ                                                                                                                                                                                          | R/W    | 0              |
| 18    | BUF DONE 3      | 1 = Ring Buffer Data Interrupt enabled                                                                                                                                                                                           | R/W    | 0              |
| 17    | BUF DONE 2      | 0 = Ring Buffer Data Interrupt disabled                                                                                                                                                                                          | R/W    | 0              |
| 16    | BUF DONE 1      | finished and BUF AVAIL is '1'.                                                                                                                                                                                                   | R/W    | 0              |
| 15    | AMP OT 4        | Excitation Amplifier Overtemperature IRQ                                                                                                                                                                                         | R/W    | 0              |
| 14    | AMP OT 3        | 1 = Excitation Amplifier Overtemperature Interrupt                                                                                                                                                                               | R/W    | 0              |
| 13    | AMP OT 2        | enabled                                                                                                                                                                                                                          | R/W    | 0              |
| 12    | AMP OT 1        | disabled                                                                                                                                                                                                                         | R/W    | 0              |
|       |                 | An interrupt will be generated when the EXC ENA bit<br>is reset due to an overtemperature condition signaled<br>by the excitation amplifier.                                                                                     |        |                |
| 11    | CLIP 4          | SIN/COS Clipping IRQ                                                                                                                                                                                                             | R/W    | 0              |
| 10    | CLIP 3          | 1 = SIN/COS Clipping Interrupt enabled                                                                                                                                                                                           | R/W    | 0              |
| 9     | CLIP 2          | 0 = SIN/COS Clipping Interrupt disabled                                                                                                                                                                                          | R/W    | 0              |
| 8     | CLIP 1          | "Channel [x] Data Register with status" is set to '1'.                                                                                                                                                                           | R/W    | 0              |
| 7     | LOS 4           | SIN/COS Loss-of-Signal IRQ                                                                                                                                                                                                       | R/W    | 0              |
| 6     | LOS 3           | 1 = Loss-of-Signal Interrupt enabled                                                                                                                                                                                             | R/W    | 0              |
| 5     | LOS 2           | 0 = Loss-of-Signal Interrupt disabled                                                                                                                                                                                            | R/W    | 0              |
| 4     | LOS 1           | "Channel [x] Data Register with status" is set to '1'.                                                                                                                                                                           | R/W    | 0              |
| 3     | QUAD 4          | Quadrant-Detection Error IRQ                                                                                                                                                                                                     | R/W    | 0              |
| 2     | QUAD 3          | 1 = Quadrant-Detection-Error Interrupt enabled                                                                                                                                                                                   | R/W    | 0              |
| 1     | QUAD 2          | 0 = Quadrant-Detection-Error Interrupt disabled                                                                                                                                                                                  | R/W    | 0              |
| 0     | QUAD 1          | the "Channel [x] Data Register with status" is set to '1'.                                                                                                                                                                       | R/W    | 0              |

Table 5-19 : Interrupt Enable Register

#### 5.3.2.13.4 Interrupt Status Register

As above, just as status and with R/C access.



| Bit  | Symbol | Description                                                                  | on                                                                         |                                                        |                                                                                                                     | Acces | S | Reset<br>Value |
|------|--------|------------------------------------------------------------------------------|----------------------------------------------------------------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------|---|----------------|
| 31:3 | -      | Reserved,                                                                    | Reserved, always reads as '0'                                              |                                                        |                                                                                                                     |       |   |                |
| 3    | ITSET  | Determine<br>prescaled<br>'0' = use p<br>'1' = use ti                        | es if t<br>cloc<br>oresc<br>ime l                                          | R/W                                                    |                                                                                                                     | 0     |   |                |
| 2:1  | ITDIV  | Interval Ti<br>Depending<br>clock or a<br>When usir<br>V<br>0<br>0<br>1<br>1 | imer<br>g on<br>fixed<br>ng a<br>/alue<br>)<br>)<br>1                      | Clock<br>ITSET<br>d time<br>presca<br>0<br>1<br>0<br>1 | Divider<br>The Interval Timer uses a prescaled<br>base.<br>aled clock:<br>Mode<br>10 MHz<br>5 MHz<br>2 MHz<br>1 MHz | R/W   |   | 0              |
|      |        | When usir                                                                    | ng a                                                                       | time b                                                 | ase:                                                                                                                |       |   |                |
|      |        | $\sim$                                                                       | /alue                                                                      | •                                                      | Mode                                                                                                                |       |   |                |
|      |        | 0                                                                            | )                                                                          | 0                                                      | 100 ns                                                                                                              |       |   |                |
|      |        | 0                                                                            | )                                                                          | 1                                                      | 1 μs                                                                                                                |       |   |                |
|      |        | 1                                                                            | 1                                                                          | 0                                                      | 1 ms                                                                                                                |       |   |                |
|      |        |                                                                              | 1                                                                          | 1                                                      | 1 s                                                                                                                 |       |   |                |
| 0    | ITEN   | Interval Ti<br>'0' disable<br>'1' enables                                    | val Timer Enable<br>sables the Interval Timer<br>nables the Interval Timer |                                                        |                                                                                                                     |       |   | 0              |

#### 5.3.2.13.5 Interval Timer Control Register

Table 5-20 : Interval Timer Control Register

#### 5.3.2.13.6 Interval Timer Preload Register

| Bit  | Symbol | Description                     | Access | Reset<br>Value |
|------|--------|---------------------------------|--------|----------------|
| 31:0 | ITPRE  | Interval Timer Preload Register | R/W    | 0              |

Table 5-21 : Interval Timer Preload Register

#### 5.3.2.13.7 Interval Timer Data Register

| Bit  | Symbol | Description                                                                             | Access | Reset<br>Value |
|------|--------|-----------------------------------------------------------------------------------------|--------|----------------|
| 31:0 | ITDR   | Interval Timer Data Register<br>This register contains the actual Interval Timer Value. | R      | 0              |

Table 5-22 : Interval Timer Data Register



#### 5.3.2.13.8 Board Health Register

| Bit   | Symbol       | Description                                                                                           | Access | Reset<br>Value |
|-------|--------------|-------------------------------------------------------------------------------------------------------|--------|----------------|
| 31:16 | -            | Reserved                                                                                              | -      | 0              |
| 15:0  | TEMP<br>XADC | Result of the XADC on-chip temperature sensor measurement in degrees centigrade in steps of 1/256 °C. | R      | 0              |
|       |              | This is a signed value.<br>A new readout is available every ~100 µs                                   |        |                |

Table 5-23 : Board Health Register

#### 5.3.2.13.9 Scratchpad Register

| Bit  | Symbol  | Description                                                          | Access | Reset<br>Value |
|------|---------|----------------------------------------------------------------------|--------|----------------|
| 31:0 | SCRATCH | Scratchpad Register<br>Can be used to test read and write operations | R/W    | 0              |

Table 5-24 : Scratchpad Register

#### 5.3.2.13.10 Firmware Identification Register

| Bit   | Symbol | Description            | Access | Reset<br>Value |
|-------|--------|------------------------|--------|----------------|
| 31:24 | FW_MAJ | Firmware Major Version | R      | 0x01           |
| 23:16 | FW_MIN | Firmware Minor Version | R      | 0x00           |
| 15:8  | FW_REV | Firmware Revision      | R      | х              |
| 7:0   | FW_BLD | Firmware Build Count   | R      | х              |

Table 5-25 : Firmware Identification Register



# 6 **Functional Description**

### 6.1 Transfer Function

The ANGLE STROKE value represents an angle or a stroke value, depending on MODE setting for the channel.

For the MODE setting "00" & "01" (RDC & Synchro) the ANGLE STROKE value is a unsigned value, representing an angle as follows:

$$Angle in degrees = \frac{ANGLE STROKE \cdot 360^{\circ}}{2^{16}}$$

$$Angle in minutes = \frac{ANGLE STROKE \cdot 21600'}{2^{16}}$$

$$Angle in radians = \frac{ANGLE STROKE \cdot 2\pi}{2^{16}}$$

For the MODE setting "10" & "11" (LVDT) the ANGLE STROKE value is a stroke value that can be positive or negative, so it is a signed value. A full stroke (positive or negative) is 100 %. With the MSB as sign, ANGLE STROKE represents a stroke value as follows:

Stroke in % = 
$$\frac{ANGLE \ STROKE \ \cdot \ 100\%}{2^{15}}$$

### 6.2 Resolver

#### 6.2.1 Resolver Wiring Modes

Wiring a resolver is straightforward. Choose your excitation source, and wire it according to the following diagrams:



Figure 6-1: Resolver Wiring with External and Internal Excitation



#### 6.2.2 Design Procedure for Resolver

The key parameters for a resolver are the input voltage (or excitation voltage), the frequency of that voltage, and the transformation ratio, which determines the output voltage of the resolver.

Example resolver:

| Parameter            | Value                                                                 |
|----------------------|-----------------------------------------------------------------------|
| Excitation Voltage   | 2 $V_{\text{RMS}}$ to 10 $V_{\text{RMS}},$ nominal 7 $V_{\text{RMS}}$ |
| Excitation Frequency | 4 kHz to 20 kHz, nominal 10 kHz                                       |
| Transformation Ratio | 0.5                                                                   |
| Input Current        | 40 mA                                                                 |

 Table 6-1 : Example Resolver Design Parameters

When using the internal excitation source the resolver input current must be smaller than the maximum current the TPMC151 can drive. In case the resolver input current exceeds 100 mA, an external excitation source must be used.

With the above resolver, using the nominal values, the TPMC151 would be set up as follows:

- Setup the excitation frequency & setup the excitation voltage: Set the "Channel [x] Excitation Register" to 0x2710\_8C\_01 to set the excitation frequency to 10 kHz, the excitation voltage to 7 V<sub>RMS</sub> and to enable the excitation output.
- Set the input range. With the resolver's transformation ratio, the maximum input voltage would be 3.5 V<sub>RMS</sub>, which is very close to the upper limit of the 3.54 V<sub>RMS</sub> range. Hence, we set the input range to the 7.07 V<sub>RMS</sub> range by writing "1001 for both the channel's SIN and COS into the "Input Range Register". Alternatively, the excitation voltage can be lowered a bit, to allow a bit more headroom for the input voltage, so the 3.54 V<sub>RMS</sub> input range can be selected.

| Resolver Input Voltages | Input Range Setting |
|-------------------------|---------------------|
| 3.54 V <sub>RMS</sub>   | 1000                |
| 7.07 V <sub>RMS</sub>   | 1001                |
| 8.84 V <sub>RMS</sub>   | 1010                |
| 14.14 V <sub>RMS</sub>  | 1011                |

Table 6-2 : Available Resolver Input Ranges

Observe the voltage and current limits of your Resolver, to avoid overloading the sensor, and potentially damaging it!

# 6.3 LVDT

#### 6.3.1 LVDT Wiring Modes

The TPMC151 supports a differential and a ratiometric conversion for LVDTs. Both modes differ in wiring and in their basic conversion principle.



#### 6.3.1.1 Differential Wiring

This wiring mode is often known as "4-wire LVDT". It connects the LVDT's secondary windings in series and measures the output over both secondaries. The other input of the converter is the excitation.

Differential Transfer Function:  $Stroke = \frac{V_{A-B}}{V_{EXC}}$ 



Figure 6-2: LVDT Differential Wiring with External and Internal Excitation

#### 6.3.1.2 Ratiometric Wiring

This wiring mode is often known as "6-wire LVDT", or "5-wire LVDT", the latter when the center tap is connected with only a single wire. In this wiring mode the secondary windings are measured separately.

Ratiometric Transfer Function:  $Stroke = \frac{V_A - V_B}{V_A + V_B}$ 



Figure 6-3 : LVDT 5-wire and 6-wire Ratiometric Wiring Examples



#### 6.3.2 Design Procedure for LVDT

For the best possible performance of the TPMC151 in LVDT mode, it is important that the input voltage setting is carefully chosen together with the excitation voltage.

The key parameter for a LVDT is the sensitivity, which describes the output voltage depending on input voltage and stroke, and the stroke range. Another important parameter is the actually used stroke range.

If these parameters are unknown, then the setup can be done empirically. Set EXC voltage to the sensor's nominal value, connect the LVDT to the excitation and measure the La and Lb voltages at the maximum strokes. Then set an appropriate input range, or tweak the excitation voltage, so that the voltage at the maximum strokes fits nicely into the desired input range. Observe the sensor's voltage & current limits.

Otherwise calculate the full scale output for your sensor, using the desired excitation voltage (in  $V_{RMS}$ ), the sensors sensitivity for the selected excitation frequency, and the full scale stroke:

V<sub>FSO</sub> = V<sub>EXC</sub> x Sensitivity x Stroke

Using the ubiquitous E 100 as example, we get

VFSO = 3 VRMS x 94.5 mV/V/mm x 2.54 mm = 0.72 VRMS

For a E 2000 we would get

V<sub>FSO</sub> = 3 V<sub>RMS</sub> x 18.1 mV/V/mm x 50.8 mm = 2.76 V<sub>RMS</sub>

Now select a input range. Since the Input Ranges in the following table are "up to" voltages, the calculated  $V_{FSO}$  must be smaller than the selected Input Range:

| Input Range [V <sub>RMS</sub> ] | Setting |
|---------------------------------|---------|
| 14.14 V <sub>RMS</sub>          | 1011    |
| 8.84 V <sub>RMS</sub>           | 1010    |
| 7.07 V <sub>RMS</sub>           | 1001    |
| 3.54 V <sub>RMS</sub>           | 1000    |

Table 6-3 : Available LVDT Input Ranges

We would select the 3.54  $V_{\text{RMS}}$  Input Range for both example sensors.

Observe the voltage and current limits of your LVDT, to avoid overloading the sensor, and potentially damaging it!

For best performance the Input Range should be utilized as much as possible. To give an example on how to archive this, we use an example LVDT with the following parameters:

| Parameter            | Value                                            |
|----------------------|--------------------------------------------------|
| Excitation Voltage   | nominal 5 V <sub>RMS</sub> , ±1 V <sub>RMS</sub> |
| Excitation Frequency | 50 Hz to 10 kHz, nominal 3 kHz                   |
| Stroke Range         | ±10 mm                                           |
| Sensitivity          | 80 mV/V/mm                                       |

Table 6-4 : Example LVDT Design Parameters



Using the nominal parameters we get

 $V_{FSO}$  = 5  $V_{RMS}$  x 80 mV/V/mm x 10 mm = 4  $V_{RMS}$ 

Which would fit in the 7.07  $V_{\text{RMS}}$  Input Range. To utilize this range a bit more, we could rise the excitation to 6  $V_{\text{RMS}}$ :

V<sub>FSO</sub> = 6 V<sub>RMS</sub> x 80 mV/V/mm x 10 mm = 4.8 V<sub>RMS</sub>

Or we could lower the excitation to 4  $V_{\mbox{\scriptsize RMS}}$ :

V<sub>FSO</sub> = 4 V<sub>RMS</sub> x 80 mV/V/mm x 10 mm = 3.2 V<sub>RMS</sub>

and use the 3.54 V<sub>RMS</sub> Input Range instead.

When we don't want to use the full nominal sensor stroke, i.e. to stay in the region with the best linearity, we can alter our calculation. Let's assume we want to use only 75% of the nominal stroke. Then we get:

V<sub>FSO</sub> = 5 V<sub>RMS</sub> x 80 mV/V/mm x 10 mm x 0.75 = 3 V<sub>RMS</sub>

which would again fit nicely in the 3.54  $V_{\text{RMS}}$  Input Range.

### 6.4 Synchro

Only for channel 3 & 4 of the TPMC151-20R.

#### 6.4.1 Synchro Wiring Modes

Wiring a synchro is straightforward. Since the TPMC151 internal excitation cannot provide the usual synchro excitation voltage, only external excitation is possible. Wire it according to the following diagram:



Figure 6-4 : Synchro Wiring with External Excitation

Observe the Maximum Voltage Ratings. Contact factory for a high voltage input option.



#### 6.4.2 Design Procedure for Synchro

Use the RDC MODE setting for synchros.

Due to the voltage ratings of the typical cables and connectors, and limitations due to PCB layout, synchro voltages are limited to  $30 V_{RMS}$ . For higher voltages a special variant that replaces the front I/O connector with a high-voltage adapter is necessary.

Synchros use special input range settings. Since the Input Ranges in the following table are "up to" voltages, the synchro voltage must be smaller than the selected Input Range:

| Input Range [V <sub>RMS</sub> ] | Setting | Remark                               |
|---------------------------------|---------|--------------------------------------|
| 28 V <sub>RMS</sub>             | 0011    |                                      |
| 14 V <sub>RMS</sub>             | 0001    | Use this range for an 11.8 V synchro |

| Table 6-5 : | TPMC151-20R | Synchro | Input Ranges |
|-------------|-------------|---------|--------------|
|-------------|-------------|---------|--------------|

## 6.5 Interval Timer

The interval timer is a 32-bit preloadable counter with a programmable clock rate. On activation the counter loads from the "Interval Timer Preload Register" und starts counting down. When the counter reaches zero, it generates an interrupt (if enabled), is automatically preloaded again and continues counting. The ITSET setting in the "Interval Timer Control Register" determines if the Interval Timer uses a prescaled clock or a time base.

Calculate the interval times using the prescaled clock with the following formula:

Interval Time = Value of "Interval Timer Preload Register" \* Clock Period

| ITDIV | <b>Clock Frequency</b> | Clock Period |
|-------|------------------------|--------------|
| 00    | 10 MHz                 | 100 ns       |
| 01    | 4 MHz                  | 250 ns       |
| 10    | 2 MHz                  | 500 ns       |
| 11    | 1 MHz                  | 1 µs         |

 Table 6-6 : Interval Timer Clock Periods

Calculate the interval times using the time base with the following formula:

Interval Time = Value of "Interval Timer Preload Register" \* Time Base

| ITDIV | Time Base |
|-------|-----------|
| 00    | 100 ns    |
| 01    | 1 µs      |
| 10    | 1 ms      |
| 11    | 1 s       |

Table 6-7 : Interval Timer Time Bases

The interval timer can be used as a reference timer in closed loop applications.



# 6.6 Ring Buffer

To support the measurement of singular events, the TPMC151 provides a triggerable "Ring Buffer" for each channel. When enabled, the ring buffer constantly records data values in the ring buffer. After crossing a programmable trigger value the buffer is filled up with the post trigger samples, then the recording of data values stops. After finishing the recording, the Ring Buffer can be read out. The Ring Buffer length is 4096 data samples, so read the "Channel [x] Ring Buffer Data Register" 4096 times, or as long as BUF AVAIL status bit is set.

A new sample is available every 4.88  $\mu$ s (or every 19.53  $\mu$ s when in low frequency mode). To increase the record length to a certain amount, a Data Divider is provided. The Data Divider only affects the recording, not the trigger detection. The ring buffer must be filled with at least PRE TRIG samples before a trigger is detected.

To reset the Ring Buffer, disable the Ring Buffer in the "Channel [x] Ring Buffer Control Register".

The data stored in the Ring Buffer is equivalent to the "Channel [x] Data Register with Velocity".



# 7 Pin Assignment – I/O Connector

## 7.1 Maximum Voltage Ratings

| Pin Group                | Example Signal | Maximum GND-<br>related peak<br>voltage per pin | Maximum<br>Differential Voltage |
|--------------------------|----------------|-------------------------------------------------|---------------------------------|
| Resolver & LVDT Input    | 1_SIN+, 1_LA+  | ±20 V                                           | 14 V <sub>RMS</sub>             |
| Excitation Input         | 1_EXC_IN+      | ±20 V                                           | 14 V <sub>RMS</sub>             |
| Excitation Output        | 1_EXC_OUT+     | +22 V                                           | 15 V <sub>RMS</sub>             |
| Synchro Input            | 3_S1           | +42 V                                           | 30 V <sub>RMS</sub>             |
| Synchro Excitation Input | 3_SYN_EXC+     | +42 V                                           | 30 V <sub>RMS</sub>             |

 Table 7-1 : Maximum Voltage Ratings

The EXC\_OUT signals are not floating, but positive signals relative to ground, with a 11 V DC voltage when the Excitation Voltage is set to 0 V, and sinusoidal voltages between ground and 24 V when set to other voltages. The Excitation Voltage is the differential voltage between the EXC\_OUT+ and EXC\_OUT- pins.

## 7.2 Front Panel I/O Connector

| Connector Type      | HD 50 pos, female MDR type        |
|---------------------|-----------------------------------|
| Source & Order Info | 3M# N10250-52E2PC (or compatible) |



Figure 7-1 : Front Panel I/O Connector Pin Numbering



### 7.3 TPMC151-10R Front Panel I/O Pinout

| Pin | Resolver   | LVDT       |  | Pin | Resolver   | LVDT  |
|-----|------------|------------|--|-----|------------|-------|
| 1   | 1_SIN+     | 1_LA+      |  | 26  | 1_SIN-     | 1_LA- |
| 2   | 1_COS+     | 1_LB+      |  | 27  | 1_COS-     | 1_LB- |
| 3   | 2_SIN+     | 2_LA+      |  | 28  | 2_SIN-     | 2_LA- |
| 4   | 2_COS+     | 2_LB+      |  | 29  | 2_COS-     | 2_LB- |
| 5   | 3_SIN+     | 3_LA+      |  | 30  | 3_SIN-     | 3_LA- |
| 6   | 3_COS+     | 3_LB+      |  | 31  | 3_COS-     | 3_LB- |
| 7   | 4_SIN+     | 4_LA+      |  | 32  | 4_SIN-     | 4_LA- |
| 8   | 4_COS+     | 4_LB+      |  | 33  | 4_COS-     | 4_LB- |
| 9   | 1_EX       | C_IN+      |  | 34  | 1_EXC_IN-  |       |
| 10  | 2_EXC_IN+  |            |  | 35  | 2_EXC_IN-  |       |
| 11  | 3_EXC_IN+  |            |  | 36  | 3_EXC_IN-  |       |
| 12  | 4_EXC_IN+  |            |  | 37  | 4_EXC_IN-  |       |
| 13  | AGND       | AGND       |  | 38  | AGND       | AGND  |
| 14  | 1_EXC      | _OUT+      |  | 39  | 1_EXC      | _OUT- |
| 15  | 2_EXC      | 2_EXC_OUT+ |  | 40  | 2_EXC_OUT- |       |
| 16  | 3_EXC_OUT+ |            |  | 41  | 3_EXC_OUT- |       |
| 17  | 4_EXC_OUT+ |            |  | 42  | 4_EXC_OUT- |       |
| 18  | -          | -          |  | 43  | -          | -     |
| 19  | -          | -          |  | 44  | -          | -     |
| 20  | -          | -          |  | 45  | -          | -     |
| 21  | -          | -          |  | 46  | -          | -     |
| 22  | -          | -          |  | 47  | -          | -     |
| 23  | -          | -          |  | 48  | -          | -     |
| 24  | -          | -          |  | 49  | -          | -     |
| 25  | -          | -          |  | 50  | -          | -     |

Table 7-2 : TPMC151-10R Pin Assignment Front Panel I/O Connector

Since resolver and LVDTs are floating devices, the shown GND pins are not strictly necessary, but could be of use when the module is used with non-floating sensors or ground referenced equipment. Unused inputs can be left open.

Applications that use the excitation outputs must connect these externally to the excitation inputs.

The excitation outputs do not float, but are ground referenced. The EXC\_OUT+/- signals are each positive voltages in reference to ground.



# 7.4 TPMC151-20R Front Panel I/O Pinout

With the synchro option the pins of the last two channels are not used, because these channels are occupied with the synchro conversion.

| D:  | Deeebyer      |       |   | D:  | Deeebyer      |       |
|-----|---------------|-------|---|-----|---------------|-------|
| PIN | Resolver      | LVDI  |   | rin | Resolver      | LVDI  |
| 1   | 1_SIN+        | 1_LA+ | 2 | 26  | 1_SIN-        | 1_LA- |
| 2   | 1_COS+        | 1_LB+ | 2 | 27  | 1_COS-        | 1_LB- |
| 3   | 2_SIN+        | 2_LA+ | 2 | 28  | 2_SIN-        | 2_LA- |
| 4   | 2_COS+        | 2_LB+ | 2 | 29  | 2_COS-        | 2_LB- |
| 5   | unused        |       | 3 | 30  | unused        |       |
| 6   | unused        |       | 3 | 31  | unused        |       |
| 7   | unu           | sed   | 3 | 32  | unused        |       |
| 8   | unu           | sed   | 3 | 33  | unused        |       |
| 9   | 1_EX          | C_IN+ | 3 | 34  | 1_EXC_IN-     |       |
| 10  | 2_EX          | C_IN+ | 3 | 35  | 2_EXC_IN-     |       |
| 11  | Unused        |       | 3 | 36  | Unused        |       |
| 12  | Unused        |       | 3 | 37  | Unused        |       |
| 13  | AGND          | AGND  | 3 | 38  | AGND          | AGND  |
| 14  | 1_EXC_OUT+    |       | 3 | 39  | 1_EXC_OUT-    |       |
| 15  | 2_EXC_OUT+    |       | 4 | 40  | 2_EXC_OUT-    |       |
| 16  | Unused        |       | 4 | 41  | unused        |       |
| 17  | Unused        |       | 4 | 42  | unused        |       |
| 18  | 3_SYN_EXC_IN+ |       | 4 | 43  | 3_SYN_EXC_IN- |       |
| 19  | 4_SYN_EXC_IN+ |       | 4 | 44  | 4_SYN_EXC_IN- |       |
| 20  | 3_            | S1    | 4 | 45  | -             |       |
| 21  | 3_            | 3_S2  |   | 46  | -             |       |
| 22  | 3_            | S3    | 4 | 47  | -             |       |
| 23  | 4_            | S1    | 4 | 48  | -             |       |
| 24  | 4_            | S2    | 4 | 49  | -             |       |
| 25  | 4_            | S3    | 5 | 50  | -             |       |

Table 7-3 : TPMC151-20R Pin Assignment Front Panel I/O Connector

# Observe the Maximum Voltage Ratings for Synchros. Contact factory for a high voltage input option.

Since resolver, synchros and LVDTs are floating devices, the shown GND pins are not strictly necessary, but could be of use when the module is used with non-floating sensors or ground referenced equipment. Unused inputs can be left open.

Applications that use the excitation outputs must connect these externally to the excitation inputs.

The excitation outputs do not float, but are ground referenced. The EXC\_OUT+/- signals are each positive voltages in reference to ground.